ASIC Clocks Design Engineer - New College Grad 2026 job opportunity at NVIDIA.



DatePosted 29 Days Ago bot
NVIDIA ASIC Clocks Design Engineer - New College Grad 2026
Experience: General
Pattern: full-time
apply Apply Now
Salary:
Status:

Job

Copy Link Report
degreeGeneral
loacation US, CA, Santa Clara, United States Of America
loacation US, CA, Santa ..........United States Of America

NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities that are hard to solve, that only we can tackle, and that matter to the world. This is our life’s work, to amplify human creativity and intelligence. Make the choice to join us today.   The clocks group is looking for an outstanding ASIC engineer to join the team. The Team is responsible for crafting all aspects of GPU and CPU clocking. The team collaborates with the front design team to understand the clocking requirements for the chip. The clocks team interacts with the floor-planning and back end team to help craft the physical floorplan of the chip. The team explains the programming model to the SW team to come up with an efficient clock programming sequence. The team works with the silicon solution team to triage silicon or programming bugs in the lab. What you'll be doing: As a Clocks team member, you will be architecting the clock domain to satisfy functional, physical and testing design requirements. Engage with multiple teams and design the GPU or CPU clocks to satisfy all the architectural/design/physical constraints. Improve Power, Performance, and Area (PPA) of innovative NVIDIA chips by evaluating trade-offs across DFx, Physical Implementation, Power Optimization and Ease of timing closure to innovate and implement new Clocking topologies in RTL. Collaborate with Physical design and timing team to evaluate Clocking concerns and develop solutions for supporting high speed Clocking. Together with other team members, we deliver clock RTL information to GPU, CPU and SOC verification team, timing and DFT teams. Get involved in end-to-end cycle of ASIC execution starting from micro-arch, design implementation, design fixes, sign-off checks and all the way to Silicon bringup. What we need to see: BS or higher in Electrical Engineering (or equivalent experience). Understanding of logic optimization techniques and PPA trade-offs. Excellent interpersonal skills and ability to collaborate with multiple teams. Experience in RTL design (Verilog), verification and logic synthesis. Strong coding skills in python or other industry-standard scripting languages. Ways to stand out from the crowd : Understanding of sub-micron silicon issues like noise, cross-talk, and OCV effects is a plus. Implementing on-chip clocking networks is a bonus. NVIDIA is widely considered to be the leader of AI computing, and one of the technology world's most desirable employers. We have some of the most forward-thinking and hardworking people in the world working for us. If you're creative and autonomous, we want to hear from you. #LI-Hybrid Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 100,000 USD - 166,750 USD for Level 1, and 116,000 USD - 189,750 USD for Level 2. You will also be eligible for equity and benefits . Applications for this job will be accepted at least until February 3, 2026. This posting is for an existing vacancy.  NVIDIA uses AI tools in its recruiting processes. NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.

Other Ai Matches

ASIC Physical Design and Timing Engineer - New College Grad 2026 Applicants are expected to have a solid experience in handling Job related tasks
Senior Software Engineer, Deep Learning Inference Applicants are expected to have a solid experience in handling Deep Learning Inference related tasks
Research Engineer Neural Reconstruction - New College Graduate Applicants are expected to have a solid experience in handling Job related tasks
Senior Software Engineer, Soc DPU Platform Applicants are expected to have a solid experience in handling Soc DPU Platform related tasks
Senior Manager, Networking Application Applicants are expected to have a solid experience in handling Networking Application related tasks
Research Scientist, Embodied and Agentic AI - New College Grad 2026 Applicants are expected to have a solid experience in handling Embodied and Agentic AI - New College Grad 2026 related tasks
Senior Product Manager, AI Infrastructure Software Applicants are expected to have a solid experience in handling AI Infrastructure Software related tasks
Manager, Internal Audit Applicants are expected to have a solid experience in handling Internal Audit related tasks
Senior Software Manager, Agentic AI Applicants are expected to have a solid experience in handling Agentic AI related tasks
Senior Software Engineer, GPU Communications and Networking Applicants are expected to have a solid experience in handling GPU Communications and Networking related tasks
Distinguished Engineer – High Performance AI Applicants are expected to have a solid experience in handling Job related tasks
Solutions Architect Applicants are expected to have a solid experience in handling Job related tasks
remote-jobserver Remote
Principal Developer Technology Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior Software Engineer - GPU Platforms Applicants are expected to have a solid experience in handling Job related tasks
Technical Marketing Manager, Memory Technology Applicants are expected to have a solid experience in handling Memory Technology related tasks
Senior Workflow Specialist - Isaac Robotics Applicants are expected to have a solid experience in handling Job related tasks
Senior DFT Verification Engineer Applicants are expected to have a solid experience in handling Job related tasks
PCB Design Layout Engineer Applicants are expected to have a solid experience in handling Job related tasks
Manufacture System Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Test Development Engineer - DataCenter System Software Applicants are expected to have a solid experience in handling Job related tasks
Senior Deep Learning Framework Communications Engineer Applicants are expected to have a solid experience in handling Job related tasks
AI Scientist, Robotics Digital Twins - PhD New College Grad 2026 Applicants are expected to have a solid experience in handling Robotics Digital Twins - PhD New College Grad 2026 related tasks
Treasury Analyst MBA Intern – Summer 2026 Applicants are expected to have a solid experience in handling Job related tasks