Custom SOC IP Verification Engineer job opportunity at NVIDIA.



DatePosted 10 Days Ago bot
NVIDIA Custom SOC IP Verification Engineer
Experience: 8-years
Pattern: full-time
apply Apply Now
Salary:
Status:

Job

Copy Link Report
degreeMBA
loacation US, CA, Santa Clara, United States Of America
loacation US, CA, Santa ..........United States Of America

NVIDIA is seeking a Senior Custom SOC/IP Verification Engineer to verify the next generation SoC and IP solutions! We are looking for special individuals with desire to deliver innovative products. Together, we will build the next generation of life changing custom SOCs! If you are a motivated individual that understands how complex SOC and IPs are built, has intimate knowledge of client requirements, and understand various development cycles, this is your place to be.  This role specifically requires a skilled ASIC Verification Engineer with expertise in cache coherency protocols and AMBA-based interconnects (AXI, ACE, CHI). You will play a key role in verifying the cache protocol compliance and ensuring coherency across CPU and GPU memory subsystems, ensuring that coherency is maintained across complex memory hierarchies in high-performance ASIC designs. This position demands a motivated individual who understands how complex SOCs, and IPs are built, has intimate knowledge of client requirements, and comprehends various development cycles. It requires deep knowledge of System Verilog, UVM, and C++, along with a solid grasp of ASIC verification methodologies.  What you'll be doing:  Responsible for ASIC design verification for various processing blocks within a SOC, with a strong focus on cache coherency protocols and complex memory hierarchies.  Develop and complete test plans for cache coherency verification of ASIC-based SoCs using UVM-based environments.  Design and implement constrained-random and directed System Verilog testbenches targeting multi-level cache hierarchies and interconnect fabric.  Collaborate extensively with Architecture, SW/FW, Design, Modeling, Emulation, and Post-Silicon Validation teams to ensure comprehensive first-time right verification plans and execution.  Drive the development of silicon and platform verification strategies and methodologies.  What we need to see:  B.S. or M.S. degree in Computer Engineering, Electrical Engineering, or a related field (or equivalent experience). 8+ years of experience in ASIC verification, particularly in cache coherency or memory subsystem verification.  Strong knowledge of System Verilog and UVM methodology.  Hands-on experience with AMBA protocols, especially AXI, ACE, and CHI, demonstrating a strong background with AMBA protocols such as AXI, CHI, ATB, etc.  Familiarity with SoC architectures, memory models, and CPU-cache interactions.  Proficiency in scripting languages (Python, Perl, TCL) and working knowledge of C/C++ for testbench or model integration.  Ways to stand out from the crowd: Experience with formal verification or assertion-based verification (SVA).  Knowledge of RISC-V or ARM architecture and system-level cache subsystems.  Exposure to coherency modeling tools, verification IPs, or emulation platforms (e.g., Palladium, Veloce).  Experience in GPU-based verification is desirable.  Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 168,000 USD - 264,500 USD for Level 4, and 196,000 USD - 310,500 USD for Level 5. You will also be eligible for equity and benefits . Applications for this job will be accepted at least until February 23, 2026. This posting is for an existing vacancy.  NVIDIA uses AI tools in its recruiting processes. NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.

Other Ai Matches

Senior Bring up Methodology Lead Applicants are expected to have a solid experience in handling Job related tasks
Senior Math Libraries Engineer, Post Quantum Cryptography Applicants are expected to have a solid experience in handling Post Quantum Cryptography related tasks
Senior Signal Integrity Solutions Architect Applicants are expected to have a solid experience in handling Job related tasks
Solutions Architect Applicants are expected to have a solid experience in handling Job related tasks
Performance Engineer Intern, Gaming - Summer 2026 Applicants are expected to have a solid experience in handling Gaming - Summer 2026 related tasks
Principal Firmware Engineer – Server Manageability and Observability Applicants are expected to have a solid experience in handling Job related tasks
Senior Fuse Project Manager, IC Post Silicon Applicants are expected to have a solid experience in handling IC Post Silicon related tasks
Senior Technical Program Manager - DGX Cloud Storage Applicants are expected to have a solid experience in handling Job related tasks
MCU Firmware Engineer Applicants are expected to have a solid experience in handling Job related tasks
Engineering Manager - AI for RAN and 6G Wireless Systems Applicants are expected to have a solid experience in handling Job related tasks
Senior Deep Learning Algorithm Engineer Applicants are expected to have a solid experience in handling Job related tasks
System Design Validation Engineer - Production Applicants are expected to have a solid experience in handling Job related tasks
Senior Software SDET Test Development Engineer Applicants are expected to have a solid experience in handling Job related tasks
Solutions Architect - Industries and Top AI Labs Applicants are expected to have a solid experience in handling Job related tasks
Senior Post Silicon Feature Development Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior Software Architect - Data Center Systems Applicants are expected to have a solid experience in handling Job related tasks
Senior System Software Engineer - Computer Vision Algorithms and SDK Applicants are expected to have a solid experience in handling Job related tasks
Senior CI/CD Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal Software Engineer, Profiling Services Applicants are expected to have a solid experience in handling Profiling Services related tasks
Senior System Software Engineer, SOC Applicants are expected to have a solid experience in handling SOC related tasks
Senior Developer Technology Engineer - AI Applicants are expected to have a solid experience in handling Job related tasks
Senior Systems Software Engineer, AV Infrastructure - Validation, Tooling, and Coverage Applicants are expected to have a solid experience in handling AV Infrastructure - Validation, Tooling, and Coverage related tasks
Tools Development Engineer Applicants are expected to have a solid experience in handling Job related tasks