Senior Staff Analog Design Engineer job opportunity at Marvell Technology, Inc..



bot
Marvell Technology, Inc. Senior Staff Analog Design Engineer
Experience: General
Pattern: full-time
apply Apply Now
Salary:
Status:

Job

Copy Link Report
degreeOND
loacation Bangalore, India
loacation Bangalore....India

About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.  At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.  Your Team, Your Impact Marvell’s Central Engineering Group is responsible for development of range of mixed signal IPs that support Marvell’s success in Datacenter, Networking, Automotive and Storage and ASIC businesses. From industry leading designs of high performance SerDes and PHY, analog front ends to IPs such as ADC/DACS, temperature sensors and PLLs, Central Engineering group delivers the essential technology behind this success. What You Can Expect Responsible for designing highly sophisticated CMOS transceivers, SERDES, Die2Die interface and essential analog IPs for AI , Datacenter and Automotive applications. You will play a critical role in architectural investigations, implementing key circuits such as transmitters, receivers, analog front end, DFE, PLL, DLL, regulators, CDRs, and more, ensuring they meet stringent performance targets. Responsible for design and verification of a complex analog block, work with other analog design engineers, interface with layout, verification, and application teams. Implement complex analog circuits for high-speed SerDes and other IPs by understanding specs and translating them to circuits. Design, optimize and verify critical circuits (PLL, DLL, ADC, regulators, TX, RX, CDRs) to meet performance targets. Collaborate with cross-functional teams including architecture, layout, digital, verification and silicon bring-up/validation teams from design till product integration. Drive design reviews to ensure highly reliable automotive IP development. Provide guidance and mentorship to junior analog design engineers. Ensure adherence to robust methodologies and design practices. Document design details and comply with best practices. Always do the right thing and represent Marvell with ethics and integrity. What We're Looking For Bachelor's/Master's/PhD in Electrical Engineering or a related field with 6+years of experience in analog IC design for high-speed SerDes and transceivers Expertise in designing any of Tx, Rx, CDR, PLL, DLL, ADC, regulators. Strong understanding of analog IC design principles and methodologies. Proven track record in delivering analog IPs. Proficiency in using Cadence Virtuoso, Spectre, HSPICE, MATLAB, and other industry-standard tools for design and verification. Silicon debug and interfacing with validation teams A thorough understanding of the physical layout requirement and ability to perform the critical layouts. Excellent communication and collaboration abilities. Additional Compensation and Benefit Elements With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page. All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status. Interview Integrity   As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.   Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process. This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment. #LI-RV1

Other Ai Matches

Senior Principal Analog Mixed Signal IC Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Staff Phy Embedded Device Software Engineer Applicants are expected to have a solid experience in handling Job related tasks
Package Development, Signal Integrity and Power Integrity Engineer, Staff Applicants are expected to have a solid experience in handling Signal Integrity and Power Integrity Engineer, Staff related tasks
Senior Principal Technical Program Manager - AI Custom Silicon Solutions Applicants are expected to have a solid experience in handling Job related tasks
Optical Engineer, Senior Staff Applicants are expected to have a solid experience in handling Senior Staff related tasks
Regional IT Service Delivery Engineer (Staff Professional) Applicants are expected to have a solid experience in handling Job related tasks
Senior Engineer, Physical Design Applicants are expected to have a solid experience in handling Physical Design related tasks
Senior Staff Manager, Analog IC Design Applicants are expected to have a solid experience in handling Analog IC Design related tasks
Field Application Engineering, Principal Engineer Applicants are expected to have a solid experience in handling Principal Engineer related tasks
Director Analyst Relations Applicants are expected to have a solid experience in handling Job related tasks
Sr. Staff Analog Mixed-Signal Design Engineer - RF/TIA/SiGe/CMOS Applicants are expected to have a solid experience in handling Job related tasks
Physical Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Sales Operations/Cloud Business Manager Applicants are expected to have a solid experience in handling Job related tasks
Sr Staff Design Verification Engineer (DDR/LPDDR/HBM) Applicants are expected to have a solid experience in handling Job related tasks
Analog/Mixed-Signal IC & AI Systems R&D Intern - Master's Degree Applicants are expected to have a solid experience in handling Job related tasks
Engineering IP Program Manager, Sr. Principal Applicants are expected to have a solid experience in handling Sr. Principal related tasks
Architecture Validation (L2, L3, Python automation, Device modeling) Applicants are expected to have a solid experience in handling L3, Python automation, Device modeling) related tasks
Principal Engineer, Design Verification Applicants are expected to have a solid experience in handling Design Verification related tasks
Senior Staff Engineer - RTL ASIC Design Applicants are expected to have a solid experience in handling Job related tasks
Senior Silicon Validation Engineer Applicants are expected to have a solid experience in handling Job related tasks
Design Verification Intern - Master's Degree Applicants are expected to have a solid experience in handling Job related tasks
Memory Layout Principal Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior Staff Engineer - SerDes Digital Design Applicants are expected to have a solid experience in handling Job related tasks