Principal Engineer, Digital IC Design job opportunity at Marvell Technology, Inc..



bot
Marvell Technology, Inc. Principal Engineer, Digital IC Design
Experience: 15-years
Pattern: full-time
apply Apply Now
Salary:
Status:

Digital IC Design

Copy Link Report
degreeOND
loacation Toronto, Canada, Canada
loacation Toronto, Canad..........Canada

About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.  At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.  This is an existing vacancy. Your Team, Your Impact Central Engineering AMS-IP team provides leading-edge SerDes PHY solutions and other Analog Mixed-Signal IPs to support all Marvell products. What You Can Expect ASIC design engineer responsible for planning and coordinating the design, verification, and evaluation of analog mixed-signal circuits in high-speed data communication ICs. The candidate will work closely with digital design, design verification, firmware, and analog design engineers to ensure that projects are completed on time and in high quality. The responsibilities include but are not limited to. Collaborate with Analog/DSP/DV/FW/AE teams to coordinate the delivery of competitive SerDes IP solutions for all the Marvell product lines. Understand and improve the unique in-house design methodology and flow. Provide support to the product teams for both pre and post silicon. Lead the development and execution of analog mixed-signal development Work with cross-functional teams to define requirements, create schedules and budgets, manage risks, and communicate with stakeholders. Develop and maintain relationships with key stakeholders. Identify and mitigate risks to project success. Track and report on analog mixed-signal IP development progress Continuously improve project execution processes What We're Looking For Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 10-15 years of related professional experience. Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 5-10 years of experience.   Good personal communication skills and team working spirit. Hardworking and motivated to be part of a highly competent design team. Must be proficient in the following skills: Fundamental concepts in high-speed analog mixed-signal SerDes design Fundamental concepts in digital design, design verification, and timing closure Concepts in physical and layout design Excellent cross-discipline communication and interpersonal skills Ability to work independently and as part of a team Strong problem-solving and decision-making skills Concepts digital logic timing analysis Verilog/VHDL coding and Lint tools Highly desirable skills: Experience with MAC and PHY integration Experience with silicon validation Micro-controller 8051 or ARM Cortex experience Micro-controller firmware experience Synthesis using Synopsys or Cadence tools Timing analysis using Primetime DFT concepts of Scan, BIST Expected Base Pay Range (CAD) 131,600 - 175,400, $ per annum Additional Compensation and Benefit Elements With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page. All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status. Interview Integrity  To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews. These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process. This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment. Marvell may employ artificial intelligence technologies to assist in the evaluation of job applications. All application reviews include meaningful human involvement, and no hiring decisions are made solely on the basis of automated processing. #LI-TD1

Other Ai Matches

Firmware Developer (ARM 64) Applicants are expected to have a solid experience in handling Job related tasks
Senior Staff Engineer Applicants are expected to have a solid experience in handling Job related tasks
Staff Phy Embedded Device Software Engineer Applicants are expected to have a solid experience in handling Job related tasks
Firmware Engineer Intern - MASTER'S Degree Applicants are expected to have a solid experience in handling Job related tasks
Analog Mixed Signal Design Engineer, Senior Staff Applicants are expected to have a solid experience in handling Senior Staff related tasks
Staff Validation Engineer Applicants are expected to have a solid experience in handling Job related tasks
Digital Signal Processing (DSP) Intern - PhD Applicants are expected to have a solid experience in handling Job related tasks
Senior Staff Engineer, Analog IC Design Applicants are expected to have a solid experience in handling Analog IC Design related tasks
Director Product Management - IP Customer Offering / Custom Silicon/Semiconductor Solutions Applicants are expected to have a solid experience in handling Job related tasks
Design Verification Senior to Staff Engineer Applicants are expected to have a solid experience in handling Job related tasks
Staff Quality Systems Engineer Applicants are expected to have a solid experience in handling Job related tasks
Digital Design Engineer, Principal Applicants are expected to have a solid experience in handling Principal related tasks
Engineering Program Manager / Project Manager Applicants are expected to have a solid experience in handling Job related tasks
Staff Engineer, Hardware Design Applicants are expected to have a solid experience in handling Hardware Design related tasks
Senior Staff Product Engineer, Optical Packaging Applicants are expected to have a solid experience in handling Optical Packaging related tasks
Principal Technical IP Engineer - Manage 3rd Party IP Integration - DDR/LPDDR/GDDR/HBM/eMMC memory Applicants are expected to have a solid experience in handling Job related tasks
Principal Product Engineer Applicants are expected to have a solid experience in handling Job related tasks
Analog Layout Engineer Intern Applicants are expected to have a solid experience in handling Job related tasks
Staff Firmware/Software Engineer Applicants are expected to have a solid experience in handling Job related tasks
Staff Analog Layout Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal Engineer, Hardware Systems & Silicon Validation Applicants are expected to have a solid experience in handling Hardware Systems & Silicon Validation related tasks
Senior Staff Design, Mixed-Signal Design Applicants are expected to have a solid experience in handling Mixed-Signal Design related tasks
Product Marketing Director Applicants are expected to have a solid experience in handling Job related tasks